# BRA BRA

## **Branch Always**

Operation: Assembler Syntax:

PC+xxxx → Pc BRA xxxx

 $PC+xxx \rightarrow Pc$  BRA xxx

 $PC+Rn \rightarrow Pc$  BRA Rn

### **Description:**

Program execution continues at location PC+displacement. The displacement is a 2's complement 24-bit integer that represents the relative distance from the current PC to the destination PC. Short Displacement, Long Displacement and Address Register PC Relative addressing modes may be used. The Short Displacement 9-bit data is sign extended to form the PC relative displacement.

#### **Condition Codes:**

|   | CCR |   |   |   |   |   |   |  |  |
|---|-----|---|---|---|---|---|---|--|--|
| × | ×   | × | × | × | × | × | × |  |  |
| S | L   | Е | U | N | Z | V | С |  |  |
| 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |

× This bit is unchanged by the instruction

### Instruction Formats and opcodes:

|     |      | 23 |   |   |   |   |   |   | 16 | 15   |     |      |      |     |      |     | 8                | 7 |   |   |   |   |   |   | 0 |
|-----|------|----|---|---|---|---|---|---|----|------|-----|------|------|-----|------|-----|------------------|---|---|---|---|---|---|---|---|
| BRA | XXXX | 0  | 0 | 0 | 0 | 1 | 1 | 0 | 1  | 0    | 0   | 0    | 1    | 0   | 0    | 0   | 0                | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
|     |      |    |   |   |   |   |   |   | F  | PC F | REL | ATI\ | /E C | ISF | PLAC | CEM | IEN <sup>-</sup> | Т |   |   |   |   |   |   |   |
|     |      |    |   |   |   |   |   |   |    |      |     |      |      |     |      |     |                  |   |   |   |   |   |   |   |   |
|     |      | 23 |   |   |   |   |   |   | 16 | 15   |     |      |      |     |      |     | 8                | 7 |   |   |   |   |   |   | 0 |
| BRA | XXX  | 0  | 0 | 0 | 0 | 0 | 1 | 0 | 1  | 0    | 0   | 0    | 0    | 1   | 1    | а   | а                | а | а | 0 | а | а | а | а | а |
|     |      |    |   |   |   |   |   |   |    |      |     |      |      |     |      |     |                  |   |   |   |   |   |   |   |   |
|     |      |    |   |   |   |   |   |   |    |      |     |      |      |     |      |     |                  |   |   |   |   |   |   |   |   |
|     |      | 23 |   |   |   |   |   |   | 16 | 15   |     |      |      |     |      |     | 8                | 7 |   |   |   |   |   |   | 0 |
| BRA | Rn   | 0  | 0 | 0 | 0 | 1 | 1 | 0 | 1  | 0    | 0   | 0    | 1    | 1   | R    | R   | R                | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |

### **Instruction Fields:**

{xxxx} 24-bit PC Relative Long Displacement{xxx} aaaaaaaa Signed PC Relative Short Displacement

**{Rn} RRR** Address register [R0-R7]

## **BRCLR**

Operation.

# **BRCLR**

Accombler Syntox

### **Branch if bit Clear**

| Ope | ration: |                            |  | Assemble | er Syntax:          |
|-----|---------|----------------------------|--|----------|---------------------|
| lf  | S{n}=0  | then PC+xxxx<br>else PC+1  |  | BRCLR    | #n,[X or Y]:ea,xxxx |
| If  | S{n}=0  | then PC+xxxx<br>else PC+1  |  | BRCLR    | #n,[X or Y],aa,xxxx |
| If  | S{n}=0  | then PC+xxxx<br>else PC+1  |  | BRCLR    | #n,[X or Y]:pp,xxxx |
| If  | S{n}=0  | then PC+xxxx<br>else PC+1  |  | BRCLR    | #n,[X or Y]:qq,xxxx |
| lf  | S{n}=0  | then PC+xxxx<br>else PC+ 1 |  | BRCLR    | #n,S,xxxx           |

**Description:** The nth bit in the source operand is tested. If the tested bit is cleared, program execution continues at location PC+displacement. If the tested bit is set, the PC is incremented and program execution continues sequentially. However, the address register specified in the effective address field is always updated independently of the condition. The displacement is a 2's complement 24-bit integer that represents the relative distance from the current PC to the destination PC. The 24-bit displacement is contained in the extension word of the instruction. All memory alterable addressing modes may be used to reference the source operand. Absolute Short, I/O Short and Register Direct addressing modes may also be used. Note that if the specified source operand S is the SSH, the stack pointer register will be decremented by one. The bit to be tested is selected by an immediate bit number 0-23.

### **Condition Codes:**

| 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|---|-----|---|---|---|---|---|---|--|--|
| S | L   | Е | U | N | Z | V | С |  |  |
| ~ | ~   | × | × | × | × | × | × |  |  |
|   | CCR |   |   |   |   |   |   |  |  |

- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

### Instruction Formats and opcodes:



| {#n}   | bbbbb  | Bit number [0-23]                                                      |
|--------|--------|------------------------------------------------------------------------|
| {ea}   | MMMRRR | Effective Address (see Table A-19 on page A-242)                       |
| {X/Y}  | S      | Memory Space [X,Y] (see Table A-17 on page A-241)                      |
| {xxxx} |        | 24-bit PC relative displacement                                        |
| {aa}   | aaaaaa | Absolute Address [0-63]                                                |
| {pp}   | pppppp | I/O Short Address [64 addresses: \$FFFFC0-\$FFFFFF]                    |
| {qq}   | qqqqqq | I/O Short Address [64 addresses: \$FFFF80-\$FFFFBF]                    |
| {S}    | DDDDDD | Source register [all on-chip registers] (see Table A-22 on page A-243) |

### A-6.15 Exit Current Do Loop Conditionally (BRKcc)

## **BRKcc**

## **BRKcc**

## **Exit Current Do Loop Conditionally**

Operation: Assembler Syntax:

If cc  $LA+1\rightarrow PC$ ;  $SSL(LF,FV)\rightarrow SR$ ;  $SP-1\rightarrow SP$  BRKcc

SSH → LA; SSL→ LC; SP-1→ SP

else PC+1→ PC

**Description:** Exit conditionally the current hardware DO loop before the current loop counter (LC) equals one. It also terminates the DO FOREVER (or DOR FOREVER) loop. If the value of the current DO loop counter (LC) is needed, it must be read before the execution of the BRKcc instruction. Initially, the PC is updated from the LA, the loop flag (LF) and the ForeVer flag (FV) are restored and the remaining portion of the status register (SR) is purged from the system stack. The loop address (LA) and the loop counter (LC) registers are then restored from the system stack.

The conditions that the term "cc" can specify are listed on Table A-43 on page A-251.

#### **Condition Codes:**

| 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|-----|---|---|---|---|---|---|--|
| S | L   | Е | U | N | Z | ٧ | С |  |
| X | ×   | × | × | × | × | × | × |  |
|   | CCR |   |   |   |   |   |   |  |

X This bit is unchanged by the instruction

#### **Instruction Formats and opcodes:**

#### Instruction Fields:

**(cc) CCCC** Condition code (see Table A-43 on page A-251)

# **BRSET**

## **BRSET**

A a a a ma la la m Countaire

### Branch if bit Set

| Ope | ration: |                             |  | Assemble | er Syntax:          |
|-----|---------|-----------------------------|--|----------|---------------------|
| lf  | S{n}=1  | then PC+xxxx → else PC+ 1 → |  | BRSET    | #n,[X or Y]:ea,xxxx |
| If  | S{n}=1  | then PC+xxxx → else PC+ 1 → |  | BRSET    | #n,[X or Y],aa,xxxx |
| If  | S{n}=1  | then PC+xxxx → else PC+ 1 → |  | BRSET    | #n,[X or Y]:pp,xxxx |
| If  | S{n}=1  | then PC+xxxx → else PC+ 1 → |  | BRSET    | #n,[X or Y]:qq,xxxx |
| lf  | S{n}=1  | then PC+xxxx → else PC+1 →  |  | BRSET    | #n,S,xxxx           |

**Description:** The nth bit in the source operand is tested. If the tested bit is set, program execution continues at location PC+displacement. If the tested bit is cleared, the PC is incremented and program execution continues sequentially. However, the address register specified in the effective address field is always updated independently of the condition. The displacement is a 2's complement 24-bit integer that represents the relative distance from the current PC to the destination PC. The 24-bit displacement is contained in the extension word of the instruction. All memory alterable addressing modes may be used to reference the source operand. Absolute Short, I/O Short and Register Direct addressing modes may also be used. Note that if the specified source operand S is the SSH, the stack pointer register will be decremented by one. The bit to be tested is selected by an immediate bit number 0-23.

### **Condition Codes:**

| 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|-----|---|---|---|---|---|---|--|
| S | L   | Е | U | N | Z | ٧ | С |  |
| ~ | ~   | × | × | × | × | × | × |  |
|   | CCR |   |   |   |   |   |   |  |

- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

### Instruction Formats and opcodes:



| {#n}       | bbbbb  | Bit number [0-23]                                                      |
|------------|--------|------------------------------------------------------------------------|
| {ea}       | MMMRRR | Effective Address (see Table A-19 on page A-242)                       |
| {X/Y}      | S      | Memory Space [X,Y] (see Table A-17 on page A-241)                      |
| {xxxx}     |        | 24-bit PC relative displacement                                        |
| {aa}       | aaaaaa | Absolute Address [0-63]                                                |
| {pp}       | pppppp | I/O Short Address [64 addresses: \$FFFFC0-\$FFFFFF]                    |
| {qq}       | qqqqqq | I/O Short Address [64 addresses: \$FFFF80-\$FFFFBF]                    |
| <b>{S}</b> | DDDDDD | Source register [all on-chip registers] (see Table A-22 on page A-243) |

### A-6.17 Branch to Subroutine Conditionally (BScc)

# BScc BScc

## **Branch to Subroutine Conditionally**

Operation: Assembler Syntax:

If cc, then PC 
$$\rightarrow$$
SSH;SR  $\rightarrow$ SSL;PC+xxxx  $\rightarrow$ PC BScc xxxx else PC+1 $\rightarrow$ PC

If cc, then PC 
$$\rightarrow$$
SSH;SR  $\rightarrow$ SSL;PC+xxx  $\rightarrow$ PC BScc xxx else PC+1 $\rightarrow$ PC

If cc, then PC 
$$\rightarrow$$
SSH;SR  $\rightarrow$ SSL;PC+Rn  $\rightarrow$ PC BScc Rn else PC+1 $\rightarrow$ PC

**Description:** If the specified condition is true, the address of the instruction immediately following the BScc instruction and the status register are pushed onto the stack. Program execution then continues at location PC+displacement. If the specified condition is false, the PC is incremented and program execution continues sequentially. The displacement is a 2's complement 24-bit integer that represents the relative distance from the current PC to the destination PC. Short Displacement, Long Displacement and Address Register PC Relative addressing modes may be used. The Short Displacement 9-bit data is sign extended to form the PC relative displacement.

The conditions that the term "cc" can specify are listed on Table A-42 on page A-250.

#### **Condition Codes:**



X This bit is unchanged by the instruction

### Instruction Formats and opcodes:

|      |      | 23      | 16 15             | 8 7         | 0         |
|------|------|---------|-------------------|-------------|-----------|
| BScc | XXXX | 0 0 0 0 | 1 1 0 1 0 0 0 1 0 | 0 0 0 0 0 0 | 0 C C C C |
|      |      |         | PC RELATIVE DISF  | LACEMENT    |           |
|      |      |         |                   |             |           |
|      |      | 23      | 16 15             | 8 7         | 0         |
| BScc | XXX  | 0 0 0 0 | 0 1 0 1 C C C C 0 | 0 a a a a 0 | ааааа     |
|      |      |         |                   |             |           |
|      |      | 23      | 16 15             | 8 7         | 0         |
| BScc | Rn   | 0 0 0 0 | 1 1 0 1 0 0 0 1 1 | R R R 0 0 0 | 0 C C C C |

### **Instruction Fields:**

**(cc)** CCCC Condition code (see Table A-43 on page A-251)

{xxxx} 24-bit PC Relative Long Displacement{xxx} aaaaaaaa Signed PC Relative Short Displacement

**{Rn}** RRR Address register [R0-R7]

## **BSCLR**

Operation:

# **BSCLR**

Assembler Syntax:

### **Branch to Subroutine if Bit Clear**

| Οl | Jei ationi | •                                                                                                  | ASSCITIO | iei Sylitax.        |
|----|------------|----------------------------------------------------------------------------------------------------|----------|---------------------|
| lf | S{n}=0     | then PC →SSH;SR →SSL;PC+xxxx →PC else PC+1→PC                                                      | BSCLR    | #n,[X or Y]:ea,xxxx |
| lf | S{n}=0     | then PC $\rightarrow$ SSH;SR $\rightarrow$ SSL;PC+xxxx $\rightarrow$ PC else PC+1 $\rightarrow$ PC | BSCLR    | #n,[X or Y],aa,xxxx |
| lf | S{n}=0     | then PC →SSH;SR →SSL;PC+xxxx →PC else PC+1→PC                                                      | BSCLR    | #n,[X or Y]:pp,xxxx |
| lf | S{n}=0     | then PC →SSH;SR →SSL;PC+xxxx →PC else PC+1→PC                                                      | BSCLR    | #n,[X or Y]:qq,xxxx |
| lf | S{n}=0     | then PC →SSH;SR →SSL;PC+xxxx →PC else PC+1→PC                                                      | BSCLR    | #n,S,xxxx           |

**Description:** The nth bit in the source operand is tested. If the tested bit is cleared, the address of the instruction immediately following the BSCLR instruction and the status register are pushed onto the stack. Program execution then continues at location PC+displacement. If the tested bit is set, the PC is incremented and program execution continues sequentially. However, the address register specified in the effective address field is always updated independently of the condition. The displacement is a 2's complement 24-bit integer that represents the relative distance from the current PC to the destination PC. The 24-bit displacement is contained in the extension word of the instruction. All memory alterable addressing modes may be used to reference the source operand. Absolute Short, I/O Short and Register Direct addressing modes may also be used. Note that if the specified source operand S is the SSH, the stack pointer register will be decremented by one; if the condition is true, the push operation will write over the stack level where the SSH value was taken. The bit to be tested is selected by an immediate bit number 0-23.

#### **Condition Codes:**

| 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|---|-----|---|---|---|---|---|---|--|--|
| S | L   | Е | U | N | Z | V | С |  |  |
| ~ | ~   | × | × | × | × | × | × |  |  |
|   | CCR |   |   |   |   |   |   |  |  |

- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

### Instruction Formats and opcodes:



| {#n}   | bbbbb  | Bit number [0-23]                                                      |
|--------|--------|------------------------------------------------------------------------|
| {ea}   | MMMRRR | Effective Address (see Table A-19 on page A-242)                       |
| {X/Y}  | S      | Memory Space [X,Y] (see Table A-17 on page A-241)                      |
| {xxxx} |        | 24-bit Relative Long Displacement                                      |
| {aa}   | aaaaaa | Absolute Address [0-63]                                                |
| {pp}   | pppppp | I/O Short Address [64 addresses: \$FFFFC0-\$FFFFFF]                    |
| {qq}   | qqqqqq | I/O Short Address [64 addresses: \$FFFF80-\$FFFBF]                     |
| {S}    | DDDDDD | Source register [all on-chip registers] (see Table A-22 on page A-243) |

## **BSET**

Operation:

## **BSET**

Assembler Syntax

### **Bit Test and Set**

| Operation.           |         | ASSEII | ibiei Sylitax. |
|----------------------|---------|--------|----------------|
| $D[n] \rightarrow C$ | 1→ D[n] | BSET   | #n,[XorY]:ea   |
| $D[n] \rightarrow C$ | 1→ D[n] | BSET   | #n,[XorY]:aa   |
| $D[n] \rightarrow C$ | 1→ D[n] | BSET   | #n,[XorY]:pp   |
| $D[n] \rightarrow C$ | 1→ D[n] | BSET   | #n,[XorY]:qq   |
| $D[n] \rightarrow C$ | 1→ D[n] | BSET   | #n,D           |

**Description:** Test the n<sup>th</sup> bit of the destination operand D, set it, and store the result in the destination location. The state of the n<sup>th</sup> bit is stored in the carry bit C of the condition code register. The bit to be tested is selected by an immediate bit number from 0–23. This instruction performs a read-modify-write operation on the destination location using two destination accesses before releasing the bus. This instruction provides a test-and-set capability which is useful for synchronizing multiple processors using a shared memory. This instruction can use all memory alterable addressing modes.

When this instruction performs a bit manipulation/test on either the A or B 56-bit accumulator, it optionally shifts the accumulator value according to scaling mode bits S0 and S1 in the system status register (SR). In the data out of the shifter indicates that the accumulator extension register is in use, the instruction will act on the limited value (limited on the maximum positive or negative saturation constant). In addition the "L" flag in the SR will be set accordingly.

#### **Condition Codes:**

| 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---|---|---|----|----|---|---|---|
| S | L | Е | U  | N  | Z | V | С |
| • | • | • | •  | •  | • | • | • |
|   |   |   | CC | CR |   |   |   |

#### **CCR Condition Codes:**

For destination operand SR:

- C Set if bit 0 is specified. Not affected otherwise.
- V Set if bit 1 is specified. Not affected otherwise.
- Z Set if bit 2 is specified. Not affected otherwise.
- N Set if bit 3 is specified. Not affected otherwise.
- U Set if bit 4 is specified. Not affected otherwise.
- E Set if bit 5 is specified. Not affected otherwise.
- L Set if bit 6 is specified. Not affected otherwise.
- S Set if bit 7 is specified. Not affected otherwise.

### For other destination operands:

- C Set if bit tested is set. Cleared otherwise.
- V Not affected.
- Z Not affected.
- N Not affected.
- U Not affected.
- E Not affected.
- L According to the standard definition.
- S According to the standard definition.

#### MR Status Bits:

For destination operand SR:

- I0 Changed if bit 8 is specified. Not affected otherwise
- I1 Changed if bit 9 is specified. Not affected otherwise
- So Changed if bit 10 is specified. Not affected otherwise
- S1 Changed if bit 11 is specified. Not affected otherwise
- RM Changed if bit 12 is specified. Not affected otherwise
- SB Changed if bit 13 is specified. Not affected otherwise
- DM Changed if bit 14 is specified. Not affected otherwise
- LF Changed if bit 15 is specified. Not affected otherwise

For other destination operands: MR status bits are not affected.

### **Instruction Formats and opcodes:**

|                     | 23 |   |   |   |   |   |     | 16  | 15   |     |    |     |     |     |    | 8  | 7   |     |   |   |   |   |   | 0 |
|---------------------|----|---|---|---|---|---|-----|-----|------|-----|----|-----|-----|-----|----|----|-----|-----|---|---|---|---|---|---|
| BSET #n,[X or Y]:ea | 0  | 0 | 0 | 0 | 1 | 0 | 1   | 0   | 0    | 1   | М  | М   | М   | R   | R  | R  | 0   | S   | 1 | b | b | b | b | b |
|                     |    |   |   |   |   | 0 | PTI | ONA | AL E | FFE | СТ | IVE | ADI | ORE | SS | EX | ΓΕΝ | SIO | N |   |   |   |   |   |
|                     | 23 |   |   |   |   |   |     | 16  | 15   |     |    |     |     |     |    | 8  | 7   |     |   |   |   |   |   | 0 |
| BSET #n,[X or Y]:aa | 0  | 0 | 0 | 0 | 1 | 0 | 1   | 0   | 0    | 0   | а  | а   | а   | а   | а  | а  | 0   | S   | 1 | b | b | b | b | b |
|                     |    |   |   |   |   |   |     |     |      |     |    |     |     |     |    |    |     |     |   |   |   |   |   |   |
|                     | 23 |   |   |   |   |   |     | 16  | 15   |     |    |     |     |     |    | 8  | 7   |     |   |   |   |   |   | 0 |
| BSET #n,[X or Y]:pp | 0  | 0 | 0 | 0 | 1 | 0 | 1   | 0   | 1    | 0   | р  | р   | р   | р   | р  | р  | 0   | S   | 1 | b | b | b | b | b |
|                     |    |   |   |   |   |   |     |     |      |     |    |     |     |     |    |    |     |     |   |   |   |   |   |   |
|                     | 23 |   |   |   |   |   |     | 16  | 15   |     |    |     |     |     |    | 8  | 7   |     |   |   |   |   |   | 0 |
| BSET #n,[X or Y]:qq | 0  | 0 | 0 | 0 | 0 | 0 | 0   | 1   | 0    | 0   | q  | q   | q   | q   | q  | q  | 0   | S   | 1 | b | b | b | b | b |
|                     |    |   |   |   |   |   |     |     |      |     |    |     |     |     |    |    |     |     |   |   |   |   |   |   |
|                     | 23 |   |   |   |   |   |     | 16  | 15   |     |    |     |     |     |    | 8  | 7   |     |   |   |   |   |   | 0 |
| BSET #n,D           | 0  | 0 | 0 | 0 | 1 | 0 | 1   | 0   | 1    | 1   | D  | D   | D   | D   | D  | D  | 0   | 1   | 1 | b | b | b | b | b |

| {#n}  | bbbbb  | Bit number [0-23]                                                           |
|-------|--------|-----------------------------------------------------------------------------|
| {ea}  | MMMRRR | Effective Address (see Table A-16 on page A-241)                            |
| {X/Y} | S      | Memory Space [X,Y] (see Table A-17 on page A-241)                           |
| {aa}  | aaaaaa | Absolute Address [0-63]                                                     |
| {pp}  | pppppp | I/O Short Address [64 addresses: \$FFFFC0-\$FFFFFF]                         |
| {qq}  | qqqqqq | I/O Short Address [64 addresses: \$FFFF80-\$FFFFBF]                         |
| {D}   | DDDDDD | Destination register [all on-chip registers] (see Table A-22 on page A-243) |

### A-6.20 Branch to Subroutine (BSR)

# **BSR** BSR

### **Branch to Subroutine**

Operation: Assembler Syntax:

PC →SSH;SR →SSL;PC+xxxx→PC BSR xxxx

PC →SSH;SR →SSL;PC+xxx→PC BSR xxx

PC →SSH;SR →SSL;PC+Rn→PC BSR Rn

**Description:** The address of the instruction immediately following the BSR instruction and the status register are pushed onto the stack. Program execution then continues at location PC+displacement. The displacement is a 2's complement 24-bit integer that represents the relative distance from the current PC to the destination PC. Short Displacement, Long Displacement and Address Register PC Relative addressing modes may be used. The Short Displacement 9-bit data is sign extended to form the PC relative displacement.

#### **Condition Codes:**



X This bit is unchanged by the instruction

### Instruction Formats and opcodes:

|     |      | 23 |   |   |   |   |   |   | 16 | 15   |     |      |      |      |      |     | 8   | 7 |   |   |   |   |   |   | 0 |
|-----|------|----|---|---|---|---|---|---|----|------|-----|------|------|------|------|-----|-----|---|---|---|---|---|---|---|---|
| BSR | XXXX | 0  | 0 | 0 | 0 | 1 | 1 | 0 | 1  | 0    | 0   | 0    | 1    | 0    | 0    | 0   | 0   | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|     |      |    |   |   |   |   |   |   | F  | PC I | REL | ATI\ | /E [ | DISF | PLAC | CEM | IEN | Т |   |   |   |   |   |   |   |
|     |      |    |   |   |   |   |   |   |    |      |     |      |      |      |      |     |     |   |   |   |   |   |   |   |   |

BSR Rn 23 16 15 8 7 0

### **Instruction Fields:**

{xxxx} 24-bit PC Relative Long Displacement{xxx} aaaaaaaa Signed PC Relative Short Displacement

**{Rn}** RRR Address register [R0-R7]

## **BSSET**

Operation:

# **BSSET**

**Assembler Syntax:** 

### **Branch to Subroutine if Bit Set**

| O <sub>I</sub> | ociation | •                                             | ASSCITIO | ici Cymax.          |
|----------------|----------|-----------------------------------------------|----------|---------------------|
| lf             | S{n}=1   | then PC →SSH;SR →SSL;PC+xxxx →PC else PC+1→PC | BSSET    | #n,[X or Y]:ea,xxxx |
| lf             | S{n}=1   | then PC →SSH;SR →SSL;PC+xxxx →PC else PC+1→PC | BSSET    | #n,[X or Y],aa,xxxx |
| lf             | S{n}=1   | then PC →SSH;SR →SSL;PC+xxxx →PC else PC+1→PC | BSSET    | #n,[X or Y]:pp,xxxx |
| lf             | S{n}=1   | then PC →SSH;SR →SSL;PC+xxxx →PC else PC+1→PC | BSSET    | #n,[X or Y]:qq,xxxx |
| lf             | S{n}=1   | then PC →SSH;SR →SSL;PC+xxxx →PC else PC+1→PC | BSSET    | #n,S,xxxx           |

**Description:** The nth bit in the source operand is tested. If the tested bit is set, the address of the instruction immediately following the BSSET instruction and the status register are pushed onto the stack. Program execution then continues at location PC+displacement. If the tested bit is cleared, the PC is incremented and program execution continues sequentially. However, the address register specified in the effective address field is always updated independently of the condition. The displacement is a 2's complement 24-bit integer that represents the relative distance from the current PC to the destination PC. The 24-bit displacement is contained in the extension word of the instruction. All memory alterable addressing modes may be used to reference the source operand. Absolute Short, I/O Short and Register Direct addressing modes may also be used. Note that if the specified source operand S is the SSH, the stack pointer register will be decremented by one; if the condition is true, the push operation will write over the stack level where the SSH value was taken. The bit to be tested is selected by an immediate bit number 0-23.

#### **Condition Codes:**

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| S | L | Е | U | N | Z | V | С |
| ~ | ~ | × | × | × | × | × | x |
| 1 |   |   |   |   |   |   |   |

- This bit is changed according to the standard definition
- x This bit is unchanged by the instruction

### Instruction Formats and opcodes:



| {#n}   | bbbbb  | Bit number [0-23]                                                      |
|--------|--------|------------------------------------------------------------------------|
| {ea}   | MMMRRR | Effective Address (see Table A-19 on page A-242)                       |
| {X/Y}  | S      | Memory Space [X,Y] (see Table A-17 on page A-241)                      |
| {xxxx} |        | 24-bit Relative Long Displacement                                      |
| {aa}   | aaaaaa | Absolute Address [0-63]                                                |
| {pp}   | pppppp | I/O Short Address [64 addresses: \$FFFFC0-\$FFFFFF]                    |
| {qq}   | qqqqqq | I/O Short Address [64 addresses: \$FFFF80-\$FFFFBF]                    |
| {S}    | DDDDDD | Source register [all on-chip registers] (see Table A-22 on page A-243) |

# **BTST**

# **BTST**

acambler Cyntoy

### **Bit Test**

| Operation:           | Assem | bier Syntax: |
|----------------------|-------|--------------|
| $D[n] \rightarrow C$ | BTST  | #n,[XorY]:ea |
| $D[n] \rightarrow C$ | BTST  | #n,[XorY]:aa |
| $D[n] \rightarrow C$ | BTST  | #n,[XorY]:pp |
| $D[n] \rightarrow C$ | BTST  | #n,[XorY]:qq |
| $D[n] \rightarrow C$ | BTST  | #n,D         |

**Description:** Test the n<sup>th</sup> bit of the destination operand D. The state of the n<sup>th</sup> bit is stored in the carry bit C of the condition code register. The bit to be tested is selected by an immediate bit number from 0–23. This instruction is useful for performing serial to parallel conversion when used with the appropriate rotate instructions. This instruction can use all memory alterable addressing modes.

### **Condition Codes:**

| 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|---|-----|---|---|---|---|---|---|--|--|--|
| S | L   | Е | U | N | Z | ٧ | С |  |  |  |
| ~ | ~   | × | × | × | × | × | • |  |  |  |
|   | CCR |   |   |   |   |   |   |  |  |  |

- C Set if bit tested is set. Cleared otherwise.
- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

### **SP** — Stack Pointer:

For destination operand SSH: SP — Decrement by 1.

For other destination operands: Not affected

### **Instruction Formats and opcodes:**

|                     | 23 |   |   |   |   |   |     | 16  | 15   |     |     |     |     |     |    | 8  | 7   |     |   |   |   |   |   | 0 |
|---------------------|----|---|---|---|---|---|-----|-----|------|-----|-----|-----|-----|-----|----|----|-----|-----|---|---|---|---|---|---|
| BTST #n,[X or Y]:ea | 0  | 0 | 0 | 0 | 1 | 0 | 1   | 1   | 0    | 1   | М   | М   | М   | R   | R  | R  | 0   | S   | 1 | b | b | b | b | b |
|                     |    |   |   |   |   | 0 | PTI | ONA | AL E | FFE | ECT | IVE | ADI | DRE | SS | EX | ΓΕΝ | SIO | N |   |   |   |   |   |
|                     | 23 |   |   |   |   |   |     | 16  | 15   |     |     |     |     |     |    | 8  | 7   |     |   |   |   |   |   | 0 |
| BTST #n,[X or Y]:aa | 0  | 0 | 0 | 0 | 1 | 0 | 1   | 1   | 0    | 0   | а   | а   | а   | а   | а  | а  | 0   | S   | 1 | b | b | b | b | b |
|                     |    |   |   |   |   |   |     |     |      |     |     |     |     |     |    |    |     |     |   |   |   |   |   |   |
|                     | 23 |   |   |   |   |   |     | 16  | 15   |     |     |     |     |     |    | 8  | 7   |     |   |   |   |   |   | 0 |
| BTST #n,[X or Y]:pp | 0  | 0 | 0 | 0 | 1 | 0 | 1   | 1   | 1    | 0   | р   | р   | р   | р   | р  | р  | 0   | S   | 1 | b | b | b | b | b |
|                     |    |   |   |   |   |   |     |     |      |     |     |     |     |     |    |    |     |     |   |   |   |   |   |   |
|                     | 23 |   |   |   |   |   |     | 16  | 15   |     |     |     |     |     |    | 8  | 7   |     |   |   |   |   |   | 0 |
| BTST #n,[X or Y]:qq | 0  | 0 | 0 | 0 | 0 | 0 | 0   | 1   | 0    | 1   | q   | q   | q   | q   | q  | q  | 0   | S   | 1 | b | b | b | b | b |
|                     |    |   |   |   |   |   |     |     |      |     |     |     |     |     |    |    |     |     |   |   |   |   |   |   |
|                     | 23 |   |   |   |   |   |     | 16  | 15   |     |     |     |     |     |    | 8  | 7   |     |   |   |   |   |   | 0 |
| BTST #n,D           | 0  | 0 | 0 | 0 | 1 | 0 | 1   | 1   | 1    | 1   | D   | D   | D   | D   | D  | D  | 0   | 1   | 1 | b | b | b | b | b |

| {#n} bbbbb  {ea} MMMRRR  {X/Y} S  {aa} aaaaaa  {pp} pppppp | Bit number [0-23] Effective Address (see Table A-18 on page A-241) Memory Space [X,Y] (see Table A-17 on page A-241) Absolute Address [0-63] I/O Short Address [64 addresses: \$FFFFC0-\$FFFFFF] |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <pre>{pp} pppppp  {qq} pppppp  {D} ppppppp</pre>           | I/O Short Address [64 addresses: \$FFFFCO-\$FFFFFF]  I/O Short Address [64 addresses: \$FFFF80-\$FFFFBF]  Destination register [all on-chip registers] (see Table A-22 on page A-243)            |

CLB CLB

### **Count Leading Bits**

Operation: Assembler Syntax:

If S[55]=0 then CLB S,D

9 - (Number of consecutive leading zeros in S[55:0]) → D[47:24] else

9 - (Number of consecutive leading ones in S[55:0]) → D[47:24]

**Description:** Count leading zeros or ones according to bit 55 of the source accumulator. Scan bits 55-0 of the source accumulator starting from bit 55. The MSP of the destination accumulator is loaded with 9 minus the number of consecutive leading ones or zeros found. The result is a signed integer in MSP whose range of possible values is from +8 to -47. This is a 56-bit operation. The LSP of the destination accumulator D is filled with zeros. The EXP of the destination accumulator D is sign extended.

#### Notes:

- 1) If the source accumulator is all zeros then the result will be zero.
- 2) When in sixteen bit arithmetic mode, the count ignores the unused 8 least significant bits of the MSP and LSP of the source accumulator. Therefore the result is a signed integer whose range of possible values is from +8 to -31.
- 3) This instruction may be used in conjunction with NORMF instruction, to specify the shift direction and amount needed for normalization.

#### Condition Codes:

| S | L | E | U   | N     | Z | V | С |
|---|---|---|-----|-------|---|---|---|
| × | X | × | X C | OR CR | • | • | × |

- N Set if bit 47 of the result is set. Cleared otherwise
- Z Set if bits 47-24 of the result are zero.
- V Always cleared
- This bit is unchanged by the instruction



Result in A is 9 - 5 = 4

### Instruction Formats and opcode:



- **(D)** Destination accumulator [A,B] (see Table A-10 on page A-239)
- **S** Source accumulator [A,B] (see Table A-10 on page A-239)

CLR CLR

### **Clear Accumulator**

Operation: Assembler Syntax:

0→ D (parallel move) CLR D (parallel move)

**Description:** Clear the destination accumulator. This is a 56-bit clear instruction.

#### **Condition Codes:**

| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-----|---|---|---|---|---|---|---|--|--|--|
| S   | L | Е | U | N | Z | V | С |  |  |  |
| ~   | ~ | • | • | • | • | • | × |  |  |  |
| CCR |   |   |   |   |   |   |   |  |  |  |

- E Always cleared
- U Always set
- N Always cleared
- Z Always set
- V Always cleared
- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

### Instruction Formats and opcodes:

CLR D

| 23 | 16 15                    | 8     | 7   |      |   |   |   |   |   | 0 |
|----|--------------------------|-------|-----|------|---|---|---|---|---|---|
|    | DATA BUS MOVE FIELD      |       | 0   | 0    | 0 | 1 | d | 0 | 1 | 1 |
|    | OPTIONAL EFFECTIVE ADDRE | SS EX | TEN | ISIC | N |   |   |   |   |   |

### **Instruction Fields:**

**(D) d** Destination accumulator [A,B] (see Table A-10 on page A-239)

### A-6.25 Compare (CMP)

# CMP CMP

### **Compare**

Operation: Assembler Syntax:

S2 – S1 (parallel move) CMP S1, S2 (parallel move)

S2 - #xx CMP #xx, S2

S2 – #xxxxxx CMP #xxxxxx , S2

**Description:** Subtract the source one operand from the source two accumulator, S2, and update the condition code register. The result of the subtraction operation is not stored.

The source one operand can be a register (word - 24 bits or accumulator - 56 bits), short immediate (6 bits) or long immediate (24 bits). When using 6-bit immediate data, the data is interpreted as an unsigned integer. That is, the 6 bits will be right aligned and the remaining bits will be zeroed to form a 24-bit source operand.

Note: This instruction subtracts 56-bit operands. When a word is specified as the source one operand, it is sign extended and zero filled to form a valid 56-bit operand. For the carry to be set correctly as a result of the subtraction, S2 must be properly sign extended. S2 can be improperly sign extended by writing A1 or B1 explicitly prior to executing the compare so that A2 or B2, respectively, may not represent the correct sign extension. This note particularly applies to the case where it is extended to compare 24-bit operands such as X0 with A1.

#### **Condition Codes:**

| CCR |   |   |   |   |   |   |   |  |  |  |  |
|-----|---|---|---|---|---|---|---|--|--|--|--|
| ~   | ~ | ~ | ~ | ~ | > | > | ~ |  |  |  |  |
| S   | L | Е | U | N | Z | V | С |  |  |  |  |
| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |

- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

### Instruction Formats and opcodes:

CMP S1, S2

DATA BUS MOVE FIELD

OPTIONAL EFFECTIVE ADDRESS EXTENSION

### Instruction Fields:

CMP #xx, S2

**{S1}** JJJ Source one register [B/A,X0,Y0,X1,Y1] (see Table A-24 on page A-243)

**Source** two accumulator [A/B] (see Table A-10 on page A-239)

{#xx} iiiiii 6-bit Immediate Short Data

**{#xxxxxx**} 24-bit Immediate Long Data extension word

## **CMPM**

# **CMPM**

## **Compare Magnitude**

Operation: Assembler Syntax:

|S2| - |S1|(parallel move)

CMPM S1, S2 (parallel move)

**Description:** Subtract the absolute value (magnitude) of the source one operand, S1, from the absolute value of the source two accumulator, S2, and update the condition code register. The result of the subtraction operation is not stored.

Note:

This instruction subtracts 56-bit operands. When a word is specified as S1, it is sign extended and zero filled to form a valid 56-bit operand. For the carry to be set correctly as a result of the subtraction, S2 must be properly sign extended. S2 can be improperly sign extended by writing A1 or B1 explicitly prior to executing the compare so that A2 or B2, respectively, may not represent the correct sign extension. This note particularly applies to the case where it is extended to compare 24-bit operands such as X0 with A1.

#### **Condition Codes:**

| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|-----|---|---|---|---|---|---|---|--|--|--|--|
| S   | L | Е | U | N | Z | V | С |  |  |  |  |
| ~   | ~ | ~ | ~ | ~ | ~ | ~ | ~ |  |  |  |  |
| CCR |   |   |   |   |   |   |   |  |  |  |  |

- This bit is changed according to the standard definition
- This bit is unchanged by the instruction

#### Instruction Formats and opcodes:

CMPM S1, S2

| 23 | 16 15 8                       | 7   |      |   |   |   |   |   | 0 |
|----|-------------------------------|-----|------|---|---|---|---|---|---|
|    | DATA BUS MOVE FIELD           | 0   | J    | J | J | d | 1 | 1 | 1 |
|    | OPTIONAL EFFECTIVE ADDRESS EX | TEN | ISIC | N |   |   |   |   |   |

- **{S1}** JJJ Source one register [B/A,X0,Y0,X1,Y1] (see Table A-24 on page A-243)
- **{S2}** d Source two accumulator [A,B] (see Table A-10 on page A-239)

# CMPU CMPU

### **Compare Unsigned**

Operation: Assembler Syntax:

S2 – S1 CMPU S1, S2

**Description:** Subtract the source one operand, S1, from the source two accumulator, S2, and update the condition code register. The result of the subtraction operation is not stored.

Note: This instruction subtracts a 24 or 48-bit unsigned operand from a 48-bit unsigned operand. When a 24-bit word is specified as S1 it is aligned to the left and zero filled to form a valid 48-bit operand. If an accumulator is specified as an operand, the value in the EXP does not affect the operation.

#### **Condition Codes:**

| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-----|---|---|---|---|---|---|---|--|--|--|
| S   | L | Е | U | N | Z | V | С |  |  |  |
| ×   | × | × | × | ~ | • | • | ~ |  |  |  |
| CCR |   |   |   |   |   |   |   |  |  |  |

- V Always cleared
- Z Set if bits 47-0 of the result are zero
- X This bit is unchanged by the instruction
- This bit is changed according to the standard definition

#### Instruction Formats and opcodes:

#### Instruction Fields:

**(S1)** ggg Source one register [A,B,X0,Y0,X1,Y1] (see Table A-15 on page A-240)

**(S2)** d Source two accumulator [A,B] (see Table A-10 on page A-239)

# **DEBUG**

# **DEBUG**

## **Enter Debug Mode**

Operation: Assembler Syntax:

Enter the debug mode DEBUG

**Description:** Enter the debug mode and wait for OnCE commands.

**Condition Codes:** 

| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-----|---|---|---|---|---|---|---|--|--|--|
| S   | L | Е | J | N | Z | ٧ | С |  |  |  |
| ×   | × | × | × | × | × | × | × |  |  |  |
| CCR |   |   |   |   |   |   |   |  |  |  |

X This bit is unchanged by the instruction

**Instruction Formats and opcodes:** 

Instruction Fields: None

### A-6.29 Enter Debug Mode Conditionally (DEBUGcc)

## **DEBUGcc**

## **DEBUGcc**

## **Enter Debug Mode Conditionally**

Operation: Assembler Syntax:

If cc, then enter the debug mode

**DEBUGcc** 

**Description:** If the specified condition is true, enter the debug mode and wait for OnCE commands. If the specified condition is false, continue with the next instruction.

The conditions that the term "cc" can specify are listed on Table A-42 on page A-250.

#### **Condition Codes:**

| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-----|---|---|---|---|---|---|---|--|--|--|
| S   | L | Е | U | N | Z | V | С |  |  |  |
| ×   | × | × | × | × | × | × | × |  |  |  |
| CCR |   |   |   |   |   |   |   |  |  |  |

× This bit is unchanged by the instruction

### Instruction Formats and opcodes:

DEBUGcc

| 23 |   |   |   |   |   |   | 16 | 15 |   |   |   |   |   |   | 8 | 7 |   |   |   |   |   |   | 0 |
|----|---|---|---|---|---|---|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | С | С | С | С |

**Instruction Fields:** 

**(cc) CCCC** Condition code (see Table A-43 on page A-251)

A-6.30 Decrement by One (DEC)

**DEC** DEC

## **Decrement by One**

Operation: Assembler Syntax:

 $D-1 \rightarrow D$  DEC D

**Description**: Decrement by one the specified operand and store the result in the destination accumulator. One is subtracted from the LSB of D.

#### **Condition Codes:**

| CCR |   |   |   |   |   |   |   |  |  |  |  |
|-----|---|---|---|---|---|---|---|--|--|--|--|
| ×   | ~ | > | ~ | ~ | ~ | ~ | ~ |  |  |  |  |
| S   | L | Е | U | N | Z | V | С |  |  |  |  |
| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |

- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

#### Instruction Formats and opcodes:

### **Instruction Fields:**

**(D)** d Destination accumulator [A,B] (see Table A-10 on page A-239)

### A-6.31 Divide Iteration (DIV)

# DIV

### **Divide Iteration**

Operation: If D[55] $\oplus$ S[23]=1,



where  $\oplus$  denotes the logical exclusive OR operator

Assembler Syntax: DIV S,D

#### **Description:**

Divide the destination operand D by the source operand S and store the result in the destination accumulator D. The 48-bit dividend must be a positive fraction which has been sign extended to 56-bits and is stored in the full 56-bit destination accumulator D. The 24-bit divisor is a signed fraction and is stored in the source **operand S.** Each DIV iteration calculates one quotient bit using a nonrestoring fractional division algorithm (see description on the next page). After the execution of the first DIV instruction, the destination operand holds both the partial remainder and the formed quotient. The partial remainder occupies the high-order portion of the destination accumulator D and is a signed fraction. The formed quotient occupies the low-order portion of the destination accumulator D (A0 or B0) and is a positive fraction. One bit of the formed quotient is shifted into the LS bit of the destination accumulator at the start of each DIV iteration. The formed quotient is the true quotient if the true quotient is positive. If the true quotient is negative, the formed quotient must be negated. Valid results are obtained only when |D| < |S| and the operands are interpreted as fractions. Note that this condition ensures that the magnitude of the quotient is less than one (i.e., is fractional) and precludes division by zero.

The DIV instruction calculates one quotient bit based on the divisor and the previous

partial remainder. To produce an N-bit quotient, the DIV instruction is executed N times where N is the number of bits of precision desired in the quotient, 1;leN;le24. Thus, for a full-precision (24 bit) quotient, 24 DIV iterations are required. In general, executing the DIV instruction N times produces an N-bit quotient and a 48-bit remainder which has (48–N) bits of precision and whose N MS bits are zeros. The partial remainder is not a true remainder and must be corrected due to the nonrestoring nature of the division algorithm before it may be used. Therefore, once the divide is complete, it is necessary to reverse the last DIV operation and restore the remainder to obtain the true remainder.

The DIV instruction uses a nonrestoring fractional division algorithm which consists of the following operations (see the previous **Operation** diagram):

- 1. **Compare the source and destination operand sign bits:** An exclusive OR operation is performed on bit 55 of the destination operand D and bit 23 of the source operand S;
- 2. **Shift the partial remainder and the quotient:** The 55-bit destination accumulator D is shifted one bit to the left. The carry bit C is moved into the LS bit (bit 0) of the accumulator;
- 3. Calculate the next quotient bit and the new partial remainder: The 24-bit source operand S (signed divisor) is either added to or subtracted from the MSP portion of the destination accumulator (A1 or B1), and the result is stored back into the MSP portion of that destination accumulator. If the result of the exclusive OR operation previously described was a "1" (i.e., the sign bits were different), the source operand S is added to the accumulator. If the result of the exclusive OR operation was a "0" (i.e., the sign bits were the same), the source operand S is subtracted from the accumulator. Due to the automatic sign extension of the 24-bit signed divisor, the addition or subtraction operation correctly sets the carry bit C of the condition code register with the next quotient bit.

For extended precision division (i.e., for N-bit quotients where N>24), the DIV instruction is no longer applicable, and a user-defined N-bit division routine is required. For further information on division algorithms, refer to pages 524–530 of *Theory and Application of Digital Signal Processing* by Rabiner and Gold (Prentice-Hall, 1975), pages 190–199 of *Computer Architecture and Organization* by John Hayes (McGraw-Hill, 1978), pages 213–223 of *Computer Arithmetic: Principles, Architecture, and Design* by Kai Hwang (John Wiley and Sons, 1979), or other references as required.

#### **Condition Codes:**

| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-----|---|---|---|---|---|---|---|--|--|
| S   | L | Е | U | N | Z | V | С |  |  |
| ×   | • | × | × | × | × | • | • |  |  |
| CCR |   |   |   |   |   |   |   |  |  |

- L Set if overflow bit V is set
- V Set if the MS bit of the destination operand is changed as a result of the instruction's left shift operation
- C Set if bit 55 of the result is cleared.
- × This bit is unchanged by the instruction

#### **Instruction Formats and opcodes:**

DIV S,D

| 23 |   |   |   |   |   |   | 16 | 15 |   |   |   |   |   |   | 8 | 7 |   |   |   |   |   |   | 0 |
|----|---|---|---|---|---|---|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0  | 0 | 0 | 0 | 0 | 0 | 0 | 1  | 1  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | J | J | d | 0 | 0 | 0 |

- **Source** input register [X0,X1,Y0,Y1] (see Table A-12 on page A-239)
- **(D) d** Destination accumulator [A,B] (see Table A-10 on page A-239)

# **DMAC**

# **DMAC**

# Double (Multi) Precision Multiply Accumulate with Right Shift

Operation: Assembler Syntax:

 $[D>>24]\pm S1*S2\rightarrow D$  DMACss  $(\pm)S1,S2,D$  (no parallel move)

(S1 signed, S2 signed)

 $[D>>24]\pm S1*S2\rightarrow D$  DMACsu  $(\pm)S2,S1,D$  (no parallel move)

(S1 signed, S2 unsigned)

 $[D>>24]\pm S1*S2\rightarrow D$  DMACuu  $(\pm)S2,S1,D$  (no parallel move)

(S1 unsigned, S2 unsigned)

**Description:** Multiply the two 24-bit source operands S1 and S2 and add/subtract the product to/from the specified 56-bit destination accumulator D, which has been previously shifted 24 bits to the right. The multiplication can be performed on signed numbers (ss), unsigned numbers (uu), or mixed (unsigned \* signed, (su)). The "—" sign option is used to negate the specified product prior to accumulation. The default sign option is "+". This instruction is optimized for multiprecision multiplication support.

#### **Condition Codes:**



- This bit is changed according to the standard definition
- × This bit is unchanged by the instruction

#### **Instruction Formats and opcodes:**

DMAC (±)S1,S2,D



| {S1,S2}       | QQQQ | Source registers S1,S2 [all combinations of X0,X1,Y0 and Y1] (see Table A-30 on page A-245) |
|---------------|------|---------------------------------------------------------------------------------------------|
| {D}           | d    | Destination accumulator [A,B] (see Table A-10 on page A-239)                                |
| { <u>++</u> } | k    | Sign [+,-] (see Table A-29 on page A-244)                                                   |
| {ss,su,uu}    | SS   | [ss,su,uu] (see Table A-39 on page A-248)                                                   |

DO

### **Start Hardware Loop**

```
Operation:
                                                                                 Assembler Syntax:
SP+1 \rightarrow SP;LA \rightarrow SSH;LC \rightarrow SSL;[X or Y]:ea \rightarrow LC
                                                                                 DO
                                                                                          [Xor Y]:ea,expr
SP+1 \rightarrow SP:PC \rightarrow SSH:SR \rightarrow SSL:expr-1 \rightarrow LA
1 → LF
SP+1 \rightarrow SP;LA \rightarrow SSH;LC \rightarrow SSL;[Xor Y]:aa \rightarrow LC
                                                                                 DO
                                                                                          [Xor Y]:aa,expr
SP+1 \rightarrow SP:PC \rightarrow SSH:SR \rightarrow SSL:expr-1 \rightarrow LA
1 → LF
SP+1 \rightarrow SP;LA \rightarrow SSH;LC \rightarrow SSL;\#xxx \rightarrow LC
                                                                                 DO
                                                                                          #xxx,expr
SP+1 \rightarrow SP;PC \rightarrow SSH;SR \rightarrow SSL;expr-1 \rightarrow LA
1 → LF
SP+1 \rightarrow SP;LA \rightarrow SSH;LC \rightarrow SSL;S \rightarrow LC
                                                                                 DO
                                                                                          S,expr
SP+1 \rightarrow SP;PC \rightarrow SSH;SR \rightarrow SSL;expr-1 \rightarrow LA
1 → LF
End of Loop:
SSL(LF) \rightarrow SR:SP-1 \rightarrow SP
SSH \rightarrow LA:SSL \rightarrow LC:SP - 1 \rightarrow SP
```

**Description:** Begin a hardware DO loop that is to be repeated the number of times specified in the instruction's source operand and whose range of execution is terminated by the destination operand (previously shown as "expr"). No overhead other than the execution of this DO instruction is required to set up this loop. DO loops can be nested and the loop count can be passed as a parameter.

During the first instruction cycle, the current contents of the loop address (LA) and the loop counter (LC) registers are pushed onto the system stack. The DO instruction's source operand is then loaded into the loop counter (LC) register. The LC register contains the remaining number of times the DO loop will be executed and can be accessed from inside the DO loop subject to certain restrictions. If LC initial value is zero and the 16-bit compatibility mode bit (bit 13, SC, in the Chip Status Register) is cleared, the DO loop is not executed. If LC initial value is zero but SC is set, the DO loop will be executed 65,536 times. All address register indirect addressing modes may be used to generate the effective address of the source operand. If immediate short data is specified, the 12 LS bits of LC are loaded with the 12-bit immediate value, and the 12 MS bits of LC are

cleared.

During the second instruction cycle, the current contents of the program counter (PC) register and the status register (SR) are pushed onto the system stack. The stacking of the LA, LC, PC, and SR registers is the mechanism which permits the nesting of DO loops. The DO instruction's destination operand (shown as "expr") is then loaded into the loop address (LA) register. This 24 bit operand is located in the instruction's 24-bit absolute address extension word as shown in the opcode section. The value in the program counter (PC) register pushed onto the system stack is the address of the first instruction following the DO instruction (i.e., the first actual instruction in the DO loop). This value is read (i.e., copied but not pulled) from the top of the system stack to return to the top of the loop for another pass through the loop.

During the third instruction cycle, the loop flag (LF) is set. This results in the PC being repeatedly compared with LA to determine if the last instruction in the loop has been fetched. If LA equals PC, the last instruction in the loop has been fetched and the loop counter (LC) is tested. If LC is not equal to one, it is decremented by one and SSH is loaded into the PC to fetch the first instruction in the loop again. If LC equals one, the "end-of-loop" processing begins.

When executing a DO loop, the instructions are actually fetched each time through the loop. Therefore, a DO loop can be interrupted. DO loops can also be nested. When DO loops are nested, the end-of-loop addresses must also be nested and are not allowed to be equal. The assembler generates an error message when DO loops are improperly nested.

Note:

The assembler calculates the end-of-loop address to be loaded into LA (the absolute address extension word) by evaluating the end-of-loop expression "expr" and subtracting one. This is done to accommodate the case where the last word in the DO loop is a two-word instruction. Thus, the end-of-loop expression "expr" in the source code must represent the address of the instruction AFTER the last instruction in the loop.

During the "end-of-loop" processing, the loop flag (LF) from the lower portion (SSL) of SP is written into the status register (SR), the contents of the loop address (LA) register are restored from the upper portion (SSH) of (SP-1), the contents of the loop counter (LC) are restored from the lower portion (SSL) of (SP-1) and the stack pointer (SP) is decremented by two. Instruction fetches now continue at the address of the instruction following the last instruction in the DO loop. Note that LF is the only bit in the status register (SR) that is restored after a hardware DO loop has been exited.

**Note:** The loop flag (LF) is cleared by a hardware reset.

#### **Condition Codes:**

| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-----|---|---|---|---|---|---|---|--|--|
| S   | L | Е | U | N | Z | V | С |  |  |
| •   | • | × | × | × | × | × | × |  |  |
| CCR |   |   |   |   |   |   |   |  |  |

- S Set if the instruction sends A/B accumulator contents to XDB or YDB.
- L Set if data limiting occurred [see note 2]
- X This bit is unchanged by the instruction

#### **Instruction Formats and opcodes:**



| {ea}   | MMMRRR       | Effective Address (see Table A-19 on page A-242)                                           |
|--------|--------------|--------------------------------------------------------------------------------------------|
| {X/Y}  | S            | Memory Space [X,Y] (see Table A-17 on page A-241)                                          |
| {expr} |              | 24-bit Absolute Address in 24-bit extension word                                           |
| {aa}   | aaaaaa       | Absolute Address [0-63]                                                                    |
| {#xxx} | hhhhiiiiiiii | Immediate Short Data [0-4095]                                                              |
| {S}    | DDDDDD       | Source register [all on-chip registers, <b>except SSH</b> ] (see Table A-22 on page A-243) |

#### Note:

For DO SP, expr The actual value that will be loaded into the loop counter

(LC) is the value of the stack pointer (SP) before the

execution of the DO instruction, incremented by 1.

Thus, if SP=3, the execution of the DO SP, expr instruction will load the loop

counter (LC) with the value LC=4.

For DO SSL, expr The loop counter (LC) will be loaded with its previous value

which was saved on the stack by the DO instruction itself.

# DO FOREVER DO FOREVER

### **Start Infinite Loop**

Operation: Assembler Syntax:

SP+1  $\rightarrow$  SP;LA  $\rightarrow$  SSH;LC  $\rightarrow$  SSL SP+1  $\rightarrow$  SP;PC  $\rightarrow$  SSH;SR  $\rightarrow$  SSL;expr -1  $\rightarrow$  LA 1  $\rightarrow$  LF; 1  $\rightarrow$ FV DO FOREVER, expr

**Description:** Begin a hardware DO loop that is to be repeated for ever and whose range of execution is terminated by the destination operand (shown above as "expr"). No overhead other than the execution of this DO FOREVER instruction is required to set up this loop. DO FOREVER loops can be nested. During the first instruction cycle, the current contents of the Loop Address (LA) and the Loop Counter (LC) registers are pushed onto the system stack. The loop counter (LC) register is pushed onto the stack but is not updated by this instruction.

During the second instruction cycle, the current contents of the Program Counter (PC) register and the Status Register (SR) are pushed onto the system stack. Stacking the LA, LC, PC, and SR registers permits nesting DO FOREVER loops. The DO FOREVER instruction's destination operand (shown as "expr") is then loaded into the Loop Address (LA) register. This 24-bit operand is located in the instruction's 24-bit absolute address extension word as shown in the opcode section. The value in the Program Counter (PC) register pushed onto the system stack is the address of the first instruction following the DO FOREVER instruction (i.e., the first actual instruction in the DO FOREVER loop). This value is read (i.e., copied but not pulled) from the top of the system stack to return to the top of the loop for another pass through the loop.

During the third instruction cycle, the Loop Flag (LF) and the ForeVer flag are set. This results in the PC being repeatedly compared with LA to determine if the last instruction in the loop has been fetched. If LA equals PC, the last instruction in the loop has been fetched and SSH is loaded into the PC to fetch the first instruction in the loop again. The loop counter (LC) register is then decremented by one without being tested. This register can be used by the programer to count the number of loops already executed.

When executing a DO FOREVER loop, the instructions are actually fetched each time through the loop. Therefore, a DO FOREVER loop can be interrupted. DO FOREVER loops can also be nested. When DO FOREVER loops are nested, the end of loop addresses must also be nested and are not allowed to be equal. The assembler generates an error message when DO FOREVER loops are improperly nested.

Note:

The assembler calculates the end-of-loop address to be loaded into LA (the absolute address extension word) by evaluating the end-of-loop expression "expr" and subtracting one. This is done to accommodate the case where the last word in the DO loop is a two-word instruction. Thus, the end-of-loop expression "expr" in the source code must represent the address of the instruction AFTER the last instruction in the loop.

The loop counter (LC) register is never tested by the DO FOREVER instruction and the only way of terminating the loop process is to use either the ENDDO or BRKcc instructions. LC is decremented every time PC=LA so that it can be used by the programmer to keep track of the number of times the DO FOREVER loop has been executed. If the programer wants to initialize LC to a particular value before the DO FOREVER, care should be taken to save it before if the DO loop is nested. If so, LC should also be restored immediately after exiting the nested DO FOREVER loop.

#### **Condition Codes:**

| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-----|---|---|---|---|---|---|---|--|--|
| S   | L | Е | U | N | Z | V | С |  |  |
| ×   | × | × | × | × | × | × | × |  |  |
| CCR |   |   |   |   |   |   |   |  |  |

X This bit is unchanged by the instruction

#### **Instruction Formats and opcodes:**

DO FOREVER



Instruction Fields: None.

# DOR DOR

## **Start PC relative Hardware Loop**

Accombler Syntax

| Operation:                                                                                                                                                                                               | Assembler Syntax:    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| SP+1 $\rightarrow$ SP;LA $\rightarrow$ SSH;LC $\rightarrow$ SSL;[X or Y]:ea $\rightarrow$ LC SP+1 $\rightarrow$ SP;PC $\rightarrow$ SSH;SR $\rightarrow$ SSL;PC+xxxx $\rightarrow$ LA 1 $\rightarrow$ LF | DOR [Xor Y]:ea,label |
| SP+1 $\rightarrow$ SP;LA $\rightarrow$ SSH;LC $\rightarrow$ SSL;[X or Y]:ea $\rightarrow$ LC SP+1 $\rightarrow$ SP;PC $\rightarrow$ SSH;SR $\rightarrow$ SSL;PC+xxxx $\rightarrow$ LA 1 $\rightarrow$ LF | DOR [Xor Y]:aa,label |
| SP+1 $\rightarrow$ SP;LA $\rightarrow$ SSH;LC $\rightarrow$ SSL;#xxx $\rightarrow$ LC<br>SP+1 $\rightarrow$ SP;PC $\rightarrow$ SSH;SR $\rightarrow$ SSL;PC+xxxx $\rightarrow$ LA<br>1 $\rightarrow$ LF  | DOR #xxx,label       |
| $SP+1 \rightarrow SP;LA \rightarrow SSH;LC \rightarrow SSL;S \rightarrow LC$<br>$SP+1 \rightarrow SP;PC \rightarrow SSH;SR \rightarrow SSL;PC+xxxx \rightarrow LA$<br>$1 \rightarrow LF$                 | DOR S,label          |

#### **Description:**

Operation:

This instruction initiates the beginning of a PC relative hardware program loop. The current loop address (LA) and loop counter (LC) values are pushed onto the system stack. With proper system stack management, this allows unlimited nested hardware DO loops. The PC and SR are pushed onto the system stack. The PC is added to the 24-bit address displacement extension word and the resulting address is loaded into the loop address register (LA). The effective address specifies the address of the loop count which is loaded into the loop counter (LC). The DO loop is executed LC times. If LC initial value is zero and the 16-bit compatibility mode bit (bit 13, SC, in the Chip Status Register) is cleared, the DO loop is not executed. If LC initial value is zero but SC is set, the DO loop will be executed 65,536 times. All address register indirect addressing modes (less Long Displacement) may be used. Register Direct addressing mode may also be used. If immediate short data is specified, the LC is loaded with the zero extended 12-bit immediate data.

During hardware loop operation, each instruction is fetched each time through the program loop. Therefore, instructions being executed in a hardware loop are interruptible and may be nested. The value of the PC pushed onto the system stack is the location of

the first instruction after the DOR instruction. This value is read from the top of the system stack to return to the start of the program loop. When DOR instructions are nested, the end of loop addresses must also be nested and are not allowed to be equal.

The assembler calculates the end of loop address LA (PC relative address extension word xxxx) by evaluating the end of loop expression and subtracting one. Thus the end of loop expression in the source code represents the "next address" after the end of the loop. If a simple end of loop address label is used, it should be placed after the last instruction in the loop.

Since the end of loop comparison is at fetch time and ahead of the end of loop execution, instructions which change program flow or change the system stack may not be used near the end of the loop without some restrictions. Proper hardware loop operation is guaranteed if no instruction starting at address LA-2, LA-1 or LA specifies the program controller registers SR, SP, SSL, LA, LC or (implicitly) PC as a destination register; or specifies SSH as a source or destination register. Also, SSH cannot be specified as a source register in the DOR instruction itself. The assembler will generate a warning if the restricted instructions are found within their restricted boundaries.

#### Implementation Notes:

DOR SP,xxxx The actual value that will be loaded in the LC is the value of the SP before the DOR instruction incremented by one.

DOR SSL,xxxx The LC will be loaded with its previous value that was saved in the stack by the DOR instruction itself.

#### **Condition Codes:**



- S Set if the instruction sends A/B accumulator contents to XDB or YDB.
- L Set if data limiting occurred
- X This bit is unchanged by the instruction

#### Instruction Formats and opcodes:



| {ea}    | MMMRRR       | Effective Address (see Table A-19 on page A-242)                                          |
|---------|--------------|-------------------------------------------------------------------------------------------|
| {X/Y}   | S            | Memory Space [X,Y] (see Table A-17 on page A-241)                                         |
| {label} |              | 24-bit Address Displacement in 24-bit extension word                                      |
| {aa}    | aaaaaa       | Absolute Address [0-63]                                                                   |
| {#xxx}  | hhhhiiiiiiii | Immediate Short Data [0-4095]                                                             |
| {S}     | DDDDDD       | Source register [all on-chip registers <b>except SSH</b> ] (see Table A-22 on page A-243) |

## DOR FOREVER DOR FOREVER

## **Start PC Relative Infinite Loop**

Operation: Assembler Syntax:

SP+1  $\rightarrow$  SP;LA  $\rightarrow$  SSH;LC  $\rightarrow$  SSL SP+1  $\rightarrow$  SP;PC  $\rightarrow$  SSH;SR  $\rightarrow$  SSL;PC+xxxx  $\rightarrow$  LA 1  $\rightarrow$  LF; 1  $\rightarrow$ FV DOR FOREVER, label

**Description:** Begin a hardware DO loop that is to be repeated for ever and whose range of execution is terminated by the destination operand (shown above as label). No overhead other than the execution of this DOR FOREVER instruction is required to set up this loop. DOR FOREVER loops can be nested. During the first instruction cycle, the current contents of the Loop Address (LA) and the Loop Counter (LC) registers are pushed onto the system stack. The loop counter (LC) register is pushed onto the stack but is not updated by this instruction.

During the second instruction cycle, the current contents of the Program Counter (PC) register and the Status Register (SR) are pushed onto the system stack. Stacking the LA, LC, PC, and SR registers permits nesting DOR FOREVER loops. The DOR FOREVER instruction's destination operand (shown as label) is then loaded into the Loop Address (LA) register after having been added to the PC. This 24-bit operand is located in the instruction's 24-bit relative address extension word as shown in the opcode section. The value in the Program Counter (PC) register pushed onto the system stack is the address of the first instruction following the DOR FOREVER instruction (i.e., the first actual instruction in the DOR FOREVER loop). This value is read (i.e., copied but not pulled) from the top of the system stack to return to the top of the loop for another pass through the loop.

During the third instruction cycle, the Loop Flag (LF) and the ForeVer flag are set. This results in the PC being repeatedly compared with LA to determine if the last instruction in the loop has been fetched. If LA equals PC, the last instruction in the loop has been fetched and SSH is read (i.e copied but not pulled) into the PC to fetch the first instruction in the loop again. The loop counter (LC) register is then decremented by one without being tested. This register can be used by the programer to count the number of loops already executed.

When executing a DOR FOREVER loop, the instructions are actually fetched each time through the loop. Therefore, a DOR FOREVER loop can be interrupted. DOR FOREVER loops can also be nested. When DOR FOREVER loops are nested, the end of loop

addresses must also be nested and are not allowed to be equal. The assembler generates an error message when DOR FOREVER loops are improperly nested.

Note:

The assembler calculates the end of loop address LA (PC relative address extension word xxxx) by evaluating the end of loop expression and subtracting one. Thus the end of loop expression in the source code represents the "next address" after the end of the loop. If a simple end of loop address label is used, it should be placed after the last instruction in the loop.

The loop counter (LC) register is never tested by the DOR FOREVER instruction and the only way of terminating the loop process is to use either the ENDDO or BRKcc instructions. LC is decremented every time PC=LA so that it can be used by the programmer to keep track of the number of times the DOR FOREVER loop has been executed. If the programer wants to initialize LC to a particular value before the DOR FOREVER, care should be taken to save it before if the DO loop is nested. If so, LC should also be restored immediately after exiting the nested DOR FOREVER loop.

#### **Condition Codes:**



X This bit is unchanged by the instruction

#### **Instruction Formats and opcodes:**

DOR FOREVER



Instruction Fields: None.

# **ENDDO**

# **ENDDO**

### **End Current DO Loop**

Operation: Assembler Syntax:

$$SSL(LF) \rightarrow SR;SP - 1 \rightarrow SP$$
  
 $SSH \rightarrow LA; SSL \rightarrow LC;SP - 1 \rightarrow SP$ 

**ENDDO** 

**Description:** Terminate the current hardware DO loop before the current loop counter (LC) equals one. If the value of the current DO loop counter (LC) is needed, it must be read before the execution of the ENDDO instruction. Initially, the loop flag (LF) is restored from the system stack and the remaining portion of the status register (SR) and the program counter (PC) are purged from the system stack. The loop address (LA) and the loop counter (LC) registers are then restored from the system stack.

#### **Condition Codes:**

| 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|---|-----|---|---|---|---|---|---|--|--|--|
| S | L   | Е | U | N | Z | ٧ | С |  |  |  |
| X | ×   | × | × | × | × | × | × |  |  |  |
|   | CCR |   |   |   |   |   |   |  |  |  |

This bit is unchanged by the instruction

#### Instruction Formats and opcodes:

ENDDO 23 16 15 8 7 0

0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 1 1 0 0

Instruction Fields: None

#### A-6.38 Logical Exclusive OR (EOR)

# EOR EOR

## **Logical Exclusive OR**

Operation: Assembler Syntax:

S ⊕ D[47:24]→D[47:24] (parallel move) EOR S,D (parallel move)

#xx ⊕ D[47:24] → D[47:24] EOR #xx,D

 $\#xxxxxx \oplus D[47:24] \rightarrow D[47:24]$  EOR #xxxxxx,D

where 

denotes the logical XOR operator

**Description:** Logically exclusive OR the source operand S with bits 47–24 of the destination operand D and store the result in bits 47–24 of the destination accumulator. The source can be a 24-bit register, 6-bit short immediate or 24-bit long immediate. This instruction is a 24-bit operation. The remaining bits of the destination operand D are not affected.

When using 6-bit immediate data, the data is interpreted as an unsigned integer. That is, the 6 bits will be right aligned and the remaining bits will be zeroed to form a 24-bit source operand.

#### **Condition Codes:**



- N Set if bit 47 of the result is set
- Z Set if bits 47-24 of the result are zero
- V Always cleared
- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction